# Numerical simulation study of a low breakdown voltage 4H-SiC MOSFET for photovoltaic module-level applications

## F. G. Della Corte, G. De Martino, F. Pezzimenti, G. Adinolfi, and G. Graditi

*Abstract*— Silicon carbide (SiC) power MOSFETs are available only for high power and medium to high voltage applications, generally above 600 V, because for lower blocking voltages they comparatively provide lower advantages in terms of efficiency. There are applications, however, for which ruggedness and reliability are as important as efficiency, such as power optimizers for photovoltaic modules, which fall within the low power, low voltage category of DC-DC converters. These circuits, which maximize the energy produced by each single photovoltaic module, operate in continuously changing and stressing conditions yet having to assure high performances in terms of efficiency as well as of temperature insensitivity and long-term reliability.

The aim of this study is to predict the basic characteristics of a 4H-SiC MOSFET tailored for this kind of applications and therefore characterized by a breakdown voltage  $BV_{DS}$  of 150 V and currents of the order of 10 A. The study, based on numerical simulations, shows that, beside the expected higher ruggedness, the static characteristics would be comparable to those of silicon MOSFETs rated for a comparable  $BV_{DS}$ , with an  $R_{ON}$  in the order of 100 k $\Omega \times \mu m^2$ , while advantages would results in terms of dynamic characteristics, and in particular in terms of switching times.

*Index Terms*— 4H-SiC MOSFET; power device; DC-DC converters; numerical simulations.

### I. INTRODUCTION

Nowadays trend in photovoltaic (PV) consist in the integration of modules with an on-board electronic circuit. It is named, Smart Maximum Power Point Tracking (SMPPT) and it is a DC-DC converter, generally rated for voltages and currents respectively below 100 V and 10 A, providing the best match between the *I-V* characteristics of a single PV module and the downstream electronics [1]-[4]. As good quality solar modules are generally designed to remain fully functional for 25 years in all operating conditions, the on-board electronics is expected to perform at least the

(e-mail: francesco.dellacorte@unirc.it, giuseppe.demartino@unirc.it, fortunato.pezzimenti@unirc.it).

(e-mail: giovanna.adinolfi@enea.it, giorgio.graditi@enea.it).

same life expectations. Reaching this goal is not trivial, since SMPPT converters operate in stressing and continuously changing conditions, moreover relaying on basic measures for their thermal control. The choice of suitable SMPPT topology and components is therefore a crucial task for designers [5]-[8]. In particular, the power switching devices, generally MOSFETs, must be highly efficient and rugged to meet the design targets.

MOSFETs made in silicon carbide (SiC), a semiconductor with excellent physical properties such as a high critical electric field  $E_C$ , mechanical strength, and high thermal conductivity [9], have gained wide popularity in high power electronics, also for their reliability. In recent years, they have been widely used in DC-DC converters developed for different application fields [10]-[15]. Commercial SiC MOSFETs are currently fabricated with blocking voltages  $BV_{DS}$  in the range from 600 to 1700 V [16]-[18]. They provide notably good performances for which it is worth paying more, at least compared to those of their less expensive silicon counterparts.

On the other hand, for lower  $BV_{DS}$  devices, SiC loses in part its advantages. For example, in a semiconductor *p-i-n* structure with a given doping of the *i*-layer, the breakdown voltage basically scales with  $E_C^2$  [19], and therefore the lower the desired breakdown voltage, the weaker its dependence on  $E_C$ . This means that in low voltage devices, only a little improvement in the blocking capabilities results from use of SiC instead of Si. Therefore, as the higher blocking capabilities of SiC are usually traded off for thinner *i*-layers and consequent lower on-state resistance, it follows in turn that moderate improvements can be expected for the on-state characteristics of low voltage SiC devices. In addition, the latter present costs that, at least to date, make them not convenient to circuit designers and producers.

SiC devices, however, confer robustness on circuits, also in stressing environments. This feature might be worth exploiting also in lower voltage applications, like in SMPPT, for which efficiency, miniaturization, and temperature control represent critical targets.

This work is therefore addressed at predicting the characteristics of 4H-SiC MOSFETs designed for PV power switching converters, for which preliminary results on static characteristics were previously presented [20]. In particular, the design specifications refer to a transistor with a breakdown (or blocking) voltage,  $BV_{DS}$ , of 150 V. The attention is focused on the on-state resistance ( $R_{ON}$ ), the switch-on gate charge

F. G. Della Corte, G. De Martino, and F. Pezzimenti are with the Department of Information Engineering, Infrastructure and Sustainable Energy - DIIES, Mediterranea University of Reggio Calabria, Via Graziella Feo di Vito 89122, Reggio Calabria, Italy;

G. Adinolfi and G. Graditi are with the Italian National Agency for New Technologies, Energy and Sustainable Economic Development, Research Center of Portici, Naples, Italy;

 $(Q_g)$ , and the switching times to verify their fitness to the specific application. The device was studied by a TCAD 2D physical simulator.

#### II. DEVICE STRUCTURE

The schematic cross-section of the 4H-SiC MOSFET elementary half-cell considered in this study is shown in Fig. 1. Although simplified for simulation purposes, the proposed geometry is in principle compatible with a manufacturing process based on doping by ion implantation [21]-[23].





Fig. 1. Schematic cross-sectional view of the MOSFET half-cell. The drawing is not in scale.

Seven regions can be identified in the device structure. Region-1 is a heavily nitrogen-doped N<sup>+</sup>-region and constitutes the drain of the MOSFET. It coincides with the 4H-SiC substrate on which the drift region of the final device is grown by epitaxy. Substrates are generally produced with a thickness of 350  $\mu$ m. However, before realizing the bottom contact, they are thinned down to 100-150  $\mu$ m to cut the resistance and improve heat exchange. We therefore considered a  $W_{sub}$  thickness of 100  $\mu$ m.

Region-2 is the nitrogen-doped drift epitaxial N-layer, with thickness  $W_{drift}$ . Doping concentrations for drift regions ( $N_{epi}$ ) in SiC MOSFETs are generally in the range 5×10<sup>15</sup> to 10<sup>16</sup> cm<sup>-3</sup> [21], [23], [24]. By adapting to our P-base/N-epilayer/N<sup>+</sup>-substrate structure the well-known formula valid for abrupt junction p-i-n devices that show breakdown in punch-through conditions [19]:

$$BV_{DS} = E_C W'_{drift} - \frac{q N_{epi} (W_{drift})^2}{2\varepsilon_s}$$
(1)

where  $E_C$  is the critical electric field, q is the electron charge, and  $\varepsilon_s$  is the semiconductor dielectric constant, it follows that the lower is the desired breakdown voltage  $BV_{DS}$ , the higher can be the drift layer doping  $N_{epi}$ , with consequent advantages in terms of low on-state resistance. Given the specified voltage ratings, the  $N_{epi}$  is set to  $10^{16}$  cm<sup>-3</sup> for the simulations.

Region-3 is the aluminum-doped  $(10^{17} \text{ cm}^{-3})$  p-base; this region contains the actual MOS structure and the device channel, which is set to  $L_{ch} = 1 \mu m$ , just below the gate oxide.

Region-4 is the phosphorous-doped  $(10^{18} \text{ cm}^{-3})$  source region. The insulating Region-5 of the MOS structure is made of silicon oxide. Region-6 forms the source contact, shorting moreover the source and base regions to prevent the switch-on of the parasitic *substrate*(*n*<sup>+</sup>)*-epilayer*(*n*)*-base*(*p*)*-source*(*n*<sup>+</sup>) bipolar junction transistor. Region-7 is the gate contact.

The geometrical parameters and doping concentrations of the different MOSFET regions are summarized in Table I. The half-cell of Fig. 1 has a length (x-direction) of 6.5 µm, while the width (z-direction) is 1.0 µm by default. The drain contact area is therefore 6.5 µm<sup>2</sup>, the source contact area is 1.8 µm<sup>2</sup> and the gate contact area is 3.4 µm<sup>2</sup>. The distance between the p-base regions,  $W_j$ , was set to 5.0µm, while the  $W_{drift}$  thickness (y-direction) of 1.8 µm was chosen to meet the required MOSFET specification in terms of  $BV_{DS}$ . In particular, starting from a thickness of 10 µm, which confers to the device a  $BV_{DS}$ of about 1 kV,  $W_{drift}$  was reduced to get a  $BV_{DS}$  of 150 V, as will be described later.

| TABLE I          |  |
|------------------|--|
| MOSFET STRUCTURE |  |

| Silicon oxide thickness (µm)                         | 0.08       |
|------------------------------------------------------|------------|
| Source thickness (µm)                                | 0.50       |
| Channel length, $L_{ch}$ (µm)                        | 1.00       |
| Base junction depth, W <sub>P-base</sub> (µm)        | 1.30       |
| Interspace W' <sub>P-base</sub> (µm)                 | 1.00       |
| Distance between the base regions, $W_j$ (µm)        | 5.00       |
| Epilayer junction depth, $W_{drift}$ (µm)            | 1.80 -10.0 |
| Base-to-substrate distance, W'drift (µm)             | 0.50       |
| Substrate thickness, W <sub>sub</sub> (µm)           | 100.0      |
| Device footprint area (µm <sup>2</sup> )             | 6.50       |
| N <sup>+</sup> -source doping (cm <sup>-3</sup> )    | $10^{18}$  |
| P-base doping (cm <sup>-3</sup> )                    | 1017       |
| N-epilayer doping (cm <sup>-3</sup> )                | 1016       |
| N <sup>+</sup> -substrate doping (cm <sup>-3</sup> ) | 1019       |
|                                                      |            |

#### III. PHYSICAL MODELS AND PARAMETERS

Using a 2D TCAD simulator [25], the device structure was modeled and finely meshed wherever appropriate and in particular around the p-n junctions and within the channel region, just below the 4H-SiC/SiO<sub>2</sub> interface, where a mesh spacing down to 25 nm was used.

The key physical models used in the simulations include the incomplete doping ionization, apparent bandgap narrowing, impact ionization, Shockley-Read-Hall and Auger recombination processes; carrier lifetime and mobility are function of both doping concentration and temperature.

In more detail, the temperature dependence of the 4H-SiC bandgap is in the form [26]:

$$E_g(T) = E_{g0} - \frac{\alpha T^2}{\beta + T}$$
(2)

where  $E_{g0}$  is the bandgap energy at 0 K,  $\alpha = 3.3 \times 10^{-4} \text{ eV/K}$ , and  $\beta = 0$  are specific material parameters.

Due to the wide bandgap of 4H-SiC, not all doping atoms can be assumed as fully ionized. Using the Fermi–Dirac statistics, the carrier concentrations  $N_a^-$  and  $N_d^+$  (*i.e.*, the number of ionized acceptors and donors, respectively) can be calculated with the following expression [27]:

$$N_{a,d}^{-+} = N_{a,d} \left( \frac{-1 + \sqrt{1 + 4g_{a,d} \frac{N_{a,d}}{N_{V,C}(T)} e^{\frac{\Delta E_{a,d}}{kT}}}}{2g_{a,d} \frac{N_{a,d}}{N_{V,C}(T)} e^{\frac{\Delta E_{a,d}}{kT}}} \right)$$
(3)

where  $N_a$  and  $N_d$  are the substitutional p-type and n-type doping concentrations,  $N_V$  and  $N_C$  are the hole and electron density of states varying with temperature,  $g_a = 4$  and  $g_d = 2$ are the degeneracy factors of the valence and conduction band, and  $\Delta E_a = 200$  meV and  $\Delta E_d = 100$  meV are the ionization energies for acceptor and donor impurities, respectively.

An apparent bandgap narrowing effect as a function of the ionized doping in the p-type and n-type regions is also included during simulations according to the Lindefelt's model of the band edge displacements [28]:

$$\Delta E_{ga,d} = A_{a,d} \left( \frac{N_{a,d}^{-+}}{10^{18}} \right)^{1/2} + B_{a,d} \left( \frac{N_{a,d}^{-+}}{10^{18}} \right)^{1/3} + C_{a,d} \left( \frac{N_{a,d}^{-+}}{10^{18}} \right)^{1/4}.$$
 (4)

Here,  $A_{a,d}$ ,  $B_{a,d}$ , and  $C_{a,d}$  are specific 4H-SiC constants, reported in Table II [27].

TABLE II APPARENT BANDGAP NARROWING MODEL COEFFICIENTS 1.54×10<sup>-3</sup>, 1.17×10<sup>-2</sup> Aa.d 1.3×10<sup>-2</sup>, 1.50×10<sup>-2</sup>  $B_{a,d}$ 1.57×10<sup>-2</sup>, 1.90×10<sup>-2</sup>

 $C_{a,d}$ 

The electron and hole lifetimes, useful to define the Shockley-Read-Hall recombination rate, are modeled as functions of doping by means of the relation proposed in [29].

$$\tau_{n,p} = \frac{\tau_{0n,p}}{1 + \left(\frac{N}{N_{n,p}^{SRH}}\right)}$$
(5)

where N is the total impurity concentration for a given device region,  $N_{n,p}^{SRH} = 5 \times 10^{16}$  cm<sup>-3</sup> is a reference constant, and  $\tau_{0n}$ =500 ns and  $\tau_{0p}$  = 100 ns are process-dependent parameters taken from [30]. As it will be confirmed by comparison with experimental data, the above assumptions provide reliable simulation results also without introducing an explicit vet reasonable state density ( $D_{it} < 5 \times 10^{12} \text{ cm}^2/\text{eV}$  [31]) at the SiO<sub>2</sub>/SiC interface.

In order to model the 4H-SiC carrier mobilities, the Caughey-Thomas analytic model at T = 300 K, experimentally validated in [32], is used:

$$\mu_{n,p} = \mu_{0n,p}^{\min} + \frac{\mu_{0n,p}^{\max} - \mu_{0n,p}^{\min}}{1 + \left(\frac{N}{N_{n,p}^{crit}}\right)^{\delta_{n,p}}}$$
(6)

In the reported formula N is the local (total) concentration of the ionized impurities,  $N_{n,p}^{crit}$  and  $\delta_{n,p}$  are fitting parameters, and the  $\mu_0$  values reported in Table III are the fundamental model parameters at room temperature taken from [26], [32].

In addition, for high electric fields, the expected mobility reduction due to the carrier saturated drift velocity  $(v_{sat} = 2 \times 10^7 \text{ cm/s})$  is described by using

$$\mu_{n,p}(E) = \frac{\mu_{n,p}}{\left[1 + \left(E\frac{\mu_{n,p}}{v_{sat}}\right)^{\kappa_{n,p}}\right]^{\frac{1}{\kappa_{n,p}}}}$$
(7)

where *E* is the electric field in the direction of the current flow. Here,  $k_n = 2$  and  $k_p = 1$  can be assumed [25].

| TABLE III                                      |   |
|------------------------------------------------|---|
| CARRIER MOBILITIES FOR THE CAUGHEY-THOMAS MODE | L |

| $\mu^{\min}_{0n,p}$               | 40.0 cm <sup>2</sup> /V×s, 15.9 cm <sup>2</sup> /V×s |
|-----------------------------------|------------------------------------------------------|
| $\mu_{0n,p}^{\max}$               | 950 cm <sup>2</sup> /V×s, 125 cm <sup>2</sup> /V×s   |
| $N_{n,p}^{crit}$                  | 2×10 <sup>17</sup> , 1.76×10 <sup>19</sup>           |
| $\delta_{\scriptscriptstyle n,p}$ | 0.76,0.34                                            |

Finally, the electron and hole impact ionization rates,  $\alpha_{n,p}$ , which are needful to predict in details the avalanche device breakdown voltage, are modelled through the following empirical expression [33]:

$$\alpha_{n,p} = a_{0n,p} \exp\left(-\frac{b_{0n,p}}{E}\right) \tag{8}$$

where  $a_{0n} = 2.5 \times 10^5$  cm<sup>-1</sup>,  $a_{0p} = 3.25 \times 10^6$  cm<sup>-1</sup>,  $b_{0n} = 1.84 \times 10^7$  V/cm, and  $b_{0p} = 1.71 \times 10^7$  V/cm are the carrier ionization coefficients measured in [34], [35].

Parameters details about the applied 4H-SiC simulation setup are reported in recent authors manuscripts [36]-[38]. Moreover, it is supported by experimental results in a wide range of currents and temperatures obtained on both Al implanted 4H-SiC p<sup>+</sup>-i-n and Schottky diodes [39]-[41].

#### IV. RESULTS AND DISCUSSION

#### A. Blocking Voltage Characteristics

A first set of simulations was performed in order to assess the dependence of  $BV_{DS}$  on the epitaxial region thickness (region-2 in Fig. 1). With the device in the off-state ( $V_G = 0$  V) and grounded source,  $V_{DS}$  was gradually raised up to the occurrence of a critical electric field  $E_C = 1.9 \times 10^6$  V/cm somewhere along the border of the P-base/N-epilayer junction.

Under these bias conditions, no channel is formed under the gate at the surface of the P-base region, and the P-base/W-drift junction is reverse-biased to sustain the positive drain voltages. However, despite the short-circuiting of the N<sup>+</sup>-source and Pbase region, the drain leakage current, which remains below any practically detectable value ( $J_D < 10^{-17} \,\mu\text{A}/\mu\text{m}^2$ ) until  $E_C$  is under 1.9×10<sup>6</sup> V/cm, suddenly rises above 70 µA/µm<sup>2</sup> as soon ><

as the depletion layer in the P-base punches through the source.

The electric field and drain current behaviors are shown in Fig. 2 as a function of the drain voltage for two devices with different  $W_{drift}$  thicknesses, namely  $W_{drift} = 5.0 \,\mu\text{m}$ , and  $W_{drift} = 1.8 \,\mu\text{m}$ . In particular, the  $W_{drift} = 1.8 \,\mu\text{m}$  device was identified as the one meeting the specification of  $BV_{DS} = 150 \,\text{V}$  for the P-base and N-epilayer doping levels reported in Table I. Note that Eq. (1), valid for abrupt-asymmetrical junctions, predicts for these values the breakdown to start at about 100 V. However, it should be considered that the P-base/N-epilayer junction is weakly asymmetrical in this case  $(10^{17} \,\text{cm}^{-3} \, vs. \, 10^{16} \,\text{cm}^{-3} \, \text{dopings})$ , and therefore, the electric field in the off-state is in fact sustained by both sides of the junction, namely the N-epilayer  $(W'_{drift} \,\text{thickness})$  and the P-base  $(W'_{P-base})$ , with consequent increase of the  $BV_{DS}$ .



Fig. 2. Electric field (black curve) and drain current (blue curve) as a function of the drain bias for two devices with different  $W_{drift}$ . The reported electric field is the highest measured along the border of the P-base/N-epilayer junction (see Fig. 1).

A detailed analysis of the MOSFET  $BV_{DS}$  behavior vs.  $W_{drift}$  is illustrated in Fig. 3.



Fig. 3. MOSFET breakdown voltage as a function of  $W_{drift}$ .

#### B. On-State Analysis

The current density-voltage  $(J_D - V_{DS})$  output characteristics of the  $W_{drift} = 1.8 \ \mu m$  device, nearby and within the triode region, are shown in Fig. 4 for  $V_{GS}$  from 7 to 20 V.

The existence of contact resistances was also considered for these simulations. In fact, assuming indicatively a specific contact resistance of 10<sup>-6</sup>  $\Omega \times cm^2$  both for P-type and N-type contacts [42], [43], it turns out that a 1  $\mu m^2$  footprint device, with contacts scaled as in Fig. 1, would show gate, source, and drain contact resistances respectively of  $R_G$ =176  $\Omega$ ,  $R_S$ =325  $\Omega$ , and  $R_D$ =100  $\Omega$ .



Fig. 4. Forward  $J_D-V_{DS}$  characteristics. The geometrical and electrical parameters of the device are those listed in Table I.

The device turns on for a  $V_{GS}$  of approximately 8 V, which we can assume to be its threshold voltage  $V_{th}$ . At this regime, the resistive path established for electrons flowing from the source contact to drain is characterized by an  $R_{ON}$  resistance determined by various terms, namely  $R_{ON} = R_{n+} + R_{ch} + R_a + R_j$  $+ R_d + R_b$ . Here,  $R_{n+}$  is the source resistance,  $R_{ch}$  is the channel resistance,  $R_a$  is the resistance of the accumulation region relative to the distance  $W_j/2$  (see Fig. 1),  $R_j$  is the resistance of the depletion layer between the P-base and the N-epilayer region,  $R_d$  is the resistance of the drift region and  $R_b$  is the drain resistance. However,  $R_{n+}$  and  $R_b$  are generally negligible because they are localized in heavily doped regions.  $R_{ch}$  and  $R_a$ mainly depend on the gate bias level. Finally,  $R_j$  and  $R_d$  are determined by the geometry and doping level of the W-drift region.

Assuming an operating point in the triode region, for  $V_{GS} = 16$  V and  $V_{DS} = 1$  V the drain current density is close to 10  $\mu$ A/ $\mu$ m<sup>2</sup>, corresponding to an on-state resistance of 100 k $\Omega \times \mu$ m<sup>2</sup>. The  $R_{ON}$  values calculated for different drain-source voltages as a function of  $V_{GS}$  are plotted in Fig. 5.

The  $R_{ON}$  behavior vs.  $V_{GS}$  at  $V_{DS} = 1$  V for different values of the half distance between the P-base regions  $W_j/2$  (see Fig. 1), is shown in Fig. 6. As can be seen,  $W_j/2 = 2.5$  µm represents a good tradeoff for gate drive voltages up to 16 V.

Finally, simulating the MOSFET  $J_D$ - $V_{DS}$  characteristics for different values of the channel length ( $L_{ch}$  in Fig. 1) in the limit



Fig. 5. RON as a function of VGS at different drain voltage levels.



Fig. 6. *R<sub>ON</sub>* as a function of  $V_{GS}$  for different values of  $W_i/2$  at  $V_{DS} = 1$ V.

It is worth noting that temperature effects were not considered in this study, which was, in fact, performed at room temperature. The introduction of temperature impact in simulations implies a careful tuning of temperature dependent models used to describe several key parameters, among which carrier mobility, dopant ionization, and intrinsic carrier concentration. However, we note that, in spite of a reduction of  $V_{th}$ , a temperature increase typically induces a higher  $R_{ON}$  in SiC MOSFET, mainly due to the effects, on drift region resistance, of electron mobility degradation [16]-[18]. For this reason, we expect this device to show a weaker temperature dependence of  $R_{ON}$ , due to its thinner drift layer.

## C. Test of the simulation setup

The prediction capabilities of the simulation setup described above were tested by comparison with experimental data. In particular, simulations of a commercial 900 V SiC MOSFET [17] were performed, starting from the same device topology of Fig. 1. In order to circumvent the lack of information about geometry and doping levels, similarly to [44] we assumed an epilayer doping concentration of  $3 \times 10^{15}$  cm<sup>-3</sup> and an epilayer thickness of 10 µm. These values place the breakdown voltage  $BV_{DS}$  above 900 V. The device footprint was measured, after decapsulation, to be 2.1 mm<sup>2</sup>, from which we assumed an effective area, after reasonably excluding a 50-um-wide ring for junction termination all around, of approximately 1.9 mm<sup>2</sup>. The measured  $R_{ON}$  of the commercial device as a function of  $V_{DS}$ , for  $V_{GS} = 15$  V, is shown in Fig. 7 together with that calculated by numerical simulations. Also in this case, a specific contact resistance of  $10^{-6} \Omega \times cm^2$  was assumed in the model. It can be seen that simulation results appear in good agreement with experimental data.



Fig. 7. Comparison between the  $R_{ON}$  of a commercial device and that calculated by numerical simulations as a function of  $V_{DS}$  for  $V_{GS} = 15$  V.

#### D. Transient Analysis and Switching Times

In MOSFETs employed in high performance switching applications, e.g. SMPPT converters (higher than 98% efficiency required), the static power dissipation, due to  $R_{ON}$ , is at least as important as the dynamic power dissipation during turn-on and turn-off transients, the latter being governed, in turn, by the charge and discharge times of stray capacitances existing within the device. A common quality factor considered for a power MOSFET is therefore the gate charge ( $O_g = \int i_g \times dt$ ) that must be transferred to (removed from) the gate capacitor in order to fully turn-on (turn-off) the switch. The gate capacitance  $C_g$  is mainly the sum of the gate-source capacitance  $(C_{gs})$  and gate-drain capacitance  $(C_{gd})$ . The capacitance  $C_g$ , and therefore  $Q_g$ , can be reduced by lowering the doping of the drift region  $(N_{epi})$ , but this has a negative impact on  $R_{ON}$ , so the best  $C_g$  value comes from a tradeoff between these parameters. For this reason, a frequently used figure of merit (FOM) for power MOSFETs is the product between the on-state resistance and the gate charge  $(R_{ON} \times Q_g)$ 

at a given  $BV_{DS}$  [45], which should be as low as possible. Transient simulations were therefore performed to estimate these quality parameters.

When transient simulation is performed, the carrier continuity equations are integrated in the time domain. The reference circuit is shown in Fig. 8. It includes the device under study, with the characteristics of Fig. 4, and a lumped element for the load. The power source voltage,  $V_{DD}$ , and the load resistor,  $R_L$ , were chosen to have the MOSFET operate in deep triode region at  $V_{DS} = 1 \text{ V}$ ,  $J_D \approx 10 \text{ }\mu\text{A}/\mu\text{m}^2$  (see Fig. 4) when a gate pulse  $V_{GS} = 16$  V is applied. It is worth noting that the contact resistances assumed in Section IV-B for gate, drain and source, were also considered during the transient analysis. Simulations were run with and without a lumped gate driving resistance  $R_{G,ext}$ , to measure both the theoretical ( $R_{G,ext} = 0$ ) and realistic ( $R_{G,ext} > 0$ ) characteristic switching times of the device. This is the simplest circuit through which the device basic switching parameters can be calculated. The device, which has  $W_i/2 = 2.5 \ \mu m$  was driven by voltage pulses with several amplitudes (from 10 to 23 V, in steps of 1 V), with switching times of 100 ps.



Fig. 8. Circuit for the MOSFET transient analysis: the MOSFET has a 1  $\mu$ m<sup>2</sup> footprint,  $R_L = 7.5 \text{ M}\Omega$ ,  $R_{G,ext} = 0$  (or  $R_{G,ext} = 200 \text{ k}\Omega$ ), and  $V_{DD} = 75 \text{ V}$ .

For a gate control pulse of 16 V applied at the time t = 5 ns, the evolution of the drain node voltage, from cut-off  $(V_{DS} = 75 \text{ V})$  to full power  $(V_{DS} \approx 1 \text{ V})$ , is shown in Fig. 9. Here, the drain current transient curve is also reported.



Fig. 9. MOSFET transient analysis (off-on-off) at room temperature ( $R_{G,ext} = 0$ ). The gate control pulse is applied at t = 5 ns and it switches from zero to 16 V in 100 ps.  $V_{DD} = 75$  V.

The calculated 90%-10% fall and 10%-90% rise times (*i.e.*,  $t_f$  and  $t_r$ , respectively) of  $V_{DS}$  and  $J_D$ , for  $R_{G,ext} = 0$  are listed in Table IV. The same Table also reports, in parenthesis, the switching times calculated for  $R_{G,ext} = 200 \text{ k}\Omega$ , corresponding to a gate drive resistance of 2  $\Omega$  if the device were upscaled to handle an  $I_D$  of 10 A.

| TABLE IV<br>MOSFET SWITCHING TIMES |                     |             |  |
|------------------------------------|---------------------|-------------|--|
|                                    | t <sub>f</sub> (ns) | $t_r$ (ns)  |  |
| $V_{DS}$                           | 0.27 (0.54)         | 1.45 (2.1)  |  |
| $J_D$                              | 1.48 (2.1)          | 0.25 (0.49) |  |

The short switching times, notably smaller than those of state-of-the-art commercial Si-MOSFETs of the same  $BV_{DS}$  class, imply advantages in terms of containment of dynamic power dissipation.

The device performances are compared in Table V to those of state-of-the art Si-MOSFET [46]-[52], including commercial [48], [49] and laboratory [50]-[52] super-junction (SJ) devices.

| TABLE V                                                        |
|----------------------------------------------------------------|
| STATIC AND DYNAMIC CHARACTERISTICS OF STATE-OF-THE-ART MOSFETS |

|               |                         |                        | Notes         |                                         |                                                                           |                                                                                                          |
|---------------|-------------------------|------------------------|---------------|-----------------------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|
|               | BV <sub>DS</sub><br>(V) | t <sub>f</sub><br>(ns) | tr<br>(ns)    | $R_{ON}$<br>( $\Omega \times \mu m^2$ ) | Static                                                                    | Dynamic                                                                                                  |
| This<br>study | 150                     | 0.27<br>(0.54)         | 1.45<br>(2.1) | 8.7                                     | $A = 1 \text{ mm}^2$ $V_{GS} = 20 \text{ V}$ $I_D = 10 \text{ A}$         | $V_{DD} = 75 V$ $V_{GS} = 16 V$ $I_D = 10 A$ $R_{G,ext} = 0$ $(R_{G,ext} = 2 \Omega)$                    |
| [46]          | 100                     | 3.9                    | 4.6           | 6.7                                     | $A = 4.5 \text{ mm}^2$<br>$V_{GS} = 10 \text{ V}$<br>$I_D = 20 \text{ A}$ | $V_{DD} = 50 \text{ V}$ $V_{GS} = 10 \text{ V}$ $I_D = 10 \text{ A}$ $R_{G,ext} = 1.6 \Omega$            |
| [47]          | 150                     | 14                     | 35            | 21.6                                    | $A = 30 \text{ mm}^2$ $V_{GS} = 10 \text{ V}$ $I_D = 100 \text{ A}$       | $V_{DD} = 75 V$ $V_{GS} = 10 V$ $I_D = 100 A$ $R_{G,ext} = 1.6 \Omega$                                   |
| [48]<br>(SJ)  | 600                     | 4.5                    | 8             | 80<br>[49]                              | $V_{GS} = 10 \text{ V}$<br>$I_D = 9.7 \text{ A}$                          | $V_{DD} = 400 \text{ V}$<br>$V_{GS} = 13 \text{ V}$<br>$I_D = 9.7 \text{ A}$<br>$R_{G,ext} = 5.3 \Omega$ |
| [50]<br>(SJ)  | 225                     | -                      | -             | 14                                      | $V_{GS} = 14 \text{ V}$ $J_D = 2 \text{ A/mm}^2$                          | -                                                                                                        |
| [51]<br>(SJ)  | 200                     | 340                    | 180           | 45                                      | $V_{GS} = 10 \text{ V}$ $I_D = 20 \text{ A}$                              | $V_{DD} = 120 \text{ V}$ $V_{GS} = 10 \text{ V}$ $I_D = 7 \text{ A}$ $R_{G,ext} = 4.7 \Omega$            |
| [52]<br>(SJ)  | 220                     | -                      | -             | 15                                      | $V_{GS} = 10 \text{ V}$                                                   | -                                                                                                        |

In detail, the device reported in [46], rated for  $BV_{DS} = 100$  V shows a slightly smaller specific  $R_{ON}$  and notably higher switching times, while the MOSFET considered in [47], rated for 150 V, has a considerably higher specific  $R_{ON}$ . Commercially available SJ devices, which are always rated for  $BV_{DS} > 500$  V [48], [49], also behave slightly poorer.

By integrating the gate current plot over the switching interval, the gate charge  $Q_g$  as a function of  $V_{GS}$  was extracted

as shown in Fig. 10, which reports also  $R_{ON}$  in the considered range for  $V_{GS}$ . The reported graph permits to calculate the  $R_{ON} \times Q_g$  FOM. It results weakly dependent on the gate bias level, with a mean value of  $0.48 \times 10^{-9} \Omega \times C$ , which is smaller than that of other SiC MOSFETs designed for higher  $BV_{DS}$ [53] and comparable to that of [45] ( $0.4 \times 10^{-9} \Omega \times C$ ).



Fig. 10.  $R_{ON}$  and  $Q_g$  behaviors as a function of  $V_{GS}$ .  $W_j$  /2 = 2.5 µm.  $W_{drift}$  = 1.8 µm.

#### V. CONCLUSION

The requirements for power optimizers used in PV modules, generally rated for a maximum voltage of 100 V, include high efficiency, for a fast return of investments, and 20 years or longer life span, under any weather conditions. Both these requirements could be addressed in principle by deploying the fast and rugged SiC-based switches, if only they were available for this voltage range.

In this paper, the performances of a 4H-SiC MOSFET with short drift layer, suiting 100-V-class switching converters, have been predicted by numerical simulations.

The device features a 1.8- $\mu$ m-thick epilayer, with a breakdown voltage of 150 V and an on-state resistance in the order of 0.9 m $\Omega \times cm^2$ , which is comparable to that of commercial Si MOSFET rated for the same voltage range.

The switching analysis, performed considering a resistive load at a drain current density close to 10  $\mu$ A/ $\mu$ m<sup>2</sup>, shows that the rise and fall times for  $V_{DS}$  are 1.45 ns and 0.27 ns, respectively. A small  $R_{ON} \times Q_g$  FOM of 0.48×10<sup>-9</sup> Ω×C was also calculated in the best operating conditions of  $V_{GS} = 16$  V,  $V_{DS} = 1$  V, and  $J_D = 10 \mu$ A/ $\mu$ m<sup>2</sup>.

#### ACKNOWLEDGMENT

Dr. Roberta Nipoti, from the Institute for Microelectronics and Microsystems of the Italian National Research Council (IMM-CNR), Unit of Bologna, is gratefully acknowledged for useful and stimulating discussions during simulations and preparation of the manuscript.

This work was supported by MISE-ENEA Project PAR 2015 within the Program "Sistema Elettrico Nazionale"

#### REFERENCES

- [1] O. Khan, W. Xiao, and M. Shawky El Moursi, "A New PV System Configuration Based on Submodule Integrated Converters," *IEEE Trans. Power Electron.*, vol 32, no. 5, pp. 3278-3284, Dec. 2016, 10.1109/TPEL.2016.2633564.
- [2] H. Zhou, J. Zhao, and Y Han, "PV balancers: Concept, architectures, and realization," *IEEE Trans. Power Electron.*, vol. 30, no. 7, pp. 3479-3487, July 2014, 10.1109/TPEL.2014.2343615.
- [3] G. Graditi, G. Adinolfi, and G. M. Tina, "Photovoltaic optimizer boost converters: Temperature influence and electro-thermal design," *Appl. Energy*, vol. 115, pp. 140–150, Feb. 2014, 10.1016/j.apenergy.2013.10.031.
- [4] Y. Shi, R. Li, Y. Xue, and H Li, "High-frequency-link-based grid-tied PV system with small DC-link capacitor and low-frequency ripple-free maximum power point tracking," *IEEE Trans. Power Electron.*, vol. 31, no. 1, pp. 328-339, Mar. 2015, 10.1109/TPEL.2015.2411858.
- [5] G. Adinolfi, G. Graditi, P. Siano, and A. Piccolo, "Multi-Objective Optimal Design of Photovoltaic Synchronous Boost Converters Assessing Efficiency, Reliability and Cost Savings," *IEEE Trans. on Ind Informatics*, vol. 11, no. 5, pp. 1038-1048, July 2015, 10.1109/TII.2015.2462805.
- [6] A. A. M. Bento, and E. R. C. da Silva, "Dual Input Single Switch DC-DC Converter for Renewable Energy Application," in Proc. IEEE Int. Conf. Industry Applications, 2016, pp. 1-8, 10.1109/INDUSCON.2016.7874517.
- [7] G. Graditi, and G.Adinolfi, "Energy performances and reliability evaluation of an optimized DMPPT boost converter," in Proc. IEEE Int. Conf. Clean Elect. Power, 2011, vol. 1, pp. 69–72, 10.1109/ICCEP.2011.6036331.
- [8] S. Pooja, D. Verma, and S. Nema, "Physical Design and Modelling of Boost Converter for Maximum Power Point Tracking in Solar PV systems," in Proc. IEEE Int. Conf. *Electrical Power and Energy Systems*, 2016, pp. 10-15, 10.1109/ICEPES.2016.7915898.
- B. J. Baliga, Silicon Carbide Power Devices, World Scientific, Singapore, 2005, ch. 2, 10.1142/9789812774521\_0003.
- [10] J. Fabre, P. Ladoux, and M. Piton, "Characterization and Implementation of Dual-SiC MOSFET Modules for future use in Traction Converters," *IEEE Trans. Power Electron.*, vol. 30, no. 8, pp. 4079-4090, Aug. 2014, 10.1109/TPEL.2014.2352863.
- [11] A. Leon-Masich, H. Valderrama-Blavi, J. M. Bosque-Moncusi, and L. Martinez-Salamero, "A High Voltage SiC-based Boost PFC for LED Applications," *IEEE Trans. Power Electron.*, vol. 31, no. 2, pp. 1633-1642, Mar. 2015, 10.1109/TPEL.2015.2418212.
- [12] G. Calderon-Lopez, A. J. Forsyth, D. L. Gordon, and J. R. McIntosh, "Evaluation of SiC BJTs for High-Power DC–DC Converters," *IEEE Trans. Power Electron.*, vol. 29, no. 5, pp. 2474-2481, July 2013, 10.1109/TPEL.2013.2273293.
- [13] B. H. Choi, S. W. Lee, V. X. Thai, and C. T. Rim, "A Novel Single-SiC-Switch-Based ZVZCS Tapped Boost Converter," *IEEE Trans. Power Electron.*, vol. 29, no. 10, pp. 5181-5194, Dec. 2013, 10.1109/TPEL.2013.2293813.
- [14] A. K. Tripathi, K. Mainali, S. Madhusoodhanan, A. Kadavelugu, K. Vechalapu, D. C. Patel, S. Hazra, S. Bhattacharya, and K. Hatua, "A Novel ZVS Range Enhancement Technique of a High Voltage Dual Active Bridge Converter Using Series Injection," *IEEE Trans. Power Electron.*, vol. 32, no. 6, pp. 4231-4245, Aug. 2016, 10.1109/TPEL.2016.2602285.
- [15] X. Zhong, X. Wu, W. Zhou, and K. Sheng, "An All-SiC High-Frequency Boost DC–DC Converter Operating at 320 °C Junction Temperature," *IEEE Trans. Power Electron.*, vol. 29, no. 10, pp. 5091-5096, Mar. 2014, 10.1109/TPEL.2014.2311800.
- [16] ROHM model SCT2H12NZ (1700V), [Online]. Available: http://www.rohm.com/web/eu/products/-/product/SCT2H12NZ
- [17] CREE model C3M0280090D (900V). [Online]. Available: http://www.cree.com
- [18] ROHM model SCT3017AL (650V), [Online]. Available: http://www.rohm.com/web/eu/products/-/product/SCT3017AL
- [19] B. J. Baliga, Fundamentals of Power Semiconductor Devices, Springer, New York, 2008, ch. 3, 10.1007/978-0-387-47314-7.
- [20] G. De Martino, F. Pezzimenti, F. G. Della Corte, G. Adinolfi, and G. Graditi, "Design and numerical characterization of a low voltage power MOSFET in 4H-SiC for photovoltaic applications", In Proc. IEEE Int.

- [21] W. Sung, and B. J. Baliga, "Monolithically Integrated 4H-SiC MOSFET and JBS Diode (JBSFET) Using a Single Ohmic/Schottky Process Scheme," *IEEE Electron Device Letters*, vol. 37, no. 12, pp. 1605-1608, Oct. 2016, 10.1109/LED.2016.2618720.
- [22] M. Okamoto, M. Iijima, T. Nagano, K. Fukuda, and H. Okumura, "Controlling Characteristics of 4H-SiC (0001) p-Channel MOSFETs Fabricated on Ion-Implanted n-Well," *Mater. Science Forum*, vol. 717, pp. 781-784, May 2012, DOI: 10.4028/www.scientific.net/MSF.717-720.781.
- [23] Y. Mikamura, K. Hiratsuka, T. Tsuno, H. Michikoshi, S. Tanaka, T. Masuda, and T. Sekiguchi, "Novel designed SiC devices for high power and high efficiency systems," *IEEE Trans. Electron Devices*, vol. 62(2), pp. 382-389, Oct. 2014, 10.1109/TED.2014.2362537.
- [24] S. Harada, M. Okamoto, T. Yatsuo, K. Adachi, K. Fukuda, and K. Arai, "8.5-mΩ·cm<sup>2</sup> 600-V Double-Epitaxial MOSFETs in 4H–SiC," *IEEE Electron Device Letters*, vol. 25, no. 5, pp. 292-294, May 2004, 10.1109/LED.2004.826538.
- [25] Silvaco Int., Atlas User's Manual, Device Simulator Software, 2013.
- [26] X. Li, Y. Luo, L. Fursin, J. H. Zhao, M. Pan, P. Alexandrov, and M. Weiner, "On the temperature coefficient of 4H-SiC BJT current gain," *Solid State Electron.*, vol. 47, pp. 233–239, Feb. 2003, 10.1016/S0038-1101(02)00200-9.
- [27] M. Ruff, H. Mitlehner and R. Helbig, "SiC Devices Physics and Numerical Simulation", *IEEE Trans. Electron Devices*, vol. 41, pp. 1040-1054, June 1994, 10.1109/16.293319.
- [28] U. Lindefelt, "Doping-induced band edge displacements and band gap narrowing in 3C-, 4H-, 6H–SiC, and Si," J. Appl. Phys., vol. 84, pp. 2628-2637, Sept. 1998, 10.1063/1.368374.
- [29] P. T. Landsberg, and G. S. Kousik, "The connection between carrier lifetime and doping density in nondegenerate semiconductors," *J. Appl. Phys.*, vol. 56, pp. 1696-1700, Sept. 1984, 10.1063/1.334159.
- [30] M. Bakowski, U. Gustafsson and U. Lindefelt, "Simulation of SiC high power devices", *Physica Status Solidi A*, vol. A 162, pp. 421-429, Jan. 1997, 10.1002/1521-396X(199707)162:1<421::AID-PSSA421>3.0.CO;2-B.
- [31] Y. Mikamura, K. Hiratsuka, T. Tsuno, H. Michikoshi, S. Tanaka, T. Masuda, K. Wada, T. Horii, J. Genba, T. Hiyoshi, and T. Sekiguchi "Novel Designed SiC Devices for High Power and High Efficiency Systems," *IEEE Trans. Electron Devices*, vol. 62, no. 2, pp. 382-389, Oct. 2014, 10.1109/TED.2014.2362537.
- [32] M. Roschke, and F. Schwierz, "Electron Mobility Models for 4H, 6H, and 3C SiC," *IEEE Trans. Electron Devices*, vol. 48, pp. 1442-1447, July 2001, 10.1109/16.930664.
- [33] S. Selberherr, Analysis and Simulation of Semiconductor Devices, Springer, Wien, 1984, ch. 4, 10.1007/978-3-7091-8752-4.
- [34] A. Galeckas, J. Linnros, V. Grivickas, U. Lindefelf, and C. Hallin, "Auger recombination in 4H-SiC: Unusual temperature behaviour," *Appl. Phys. Lett.*, vol. 71, pp. 3269-3271, Dec. 1997, 10.1063/1.120309.
- [35] R. Raghunathan and B. J. Baliga, "Measurement of electron and hole impact ionization coefficients for SiC," in Proc. IEEE *ISPSD*, 1997, pp. 173-176, 10.1109/ISPSD.1997.601463.
- [36] F. Pezzimenti, "Modeling of the steady state and switching characteristics of a normally-off 4H-SiC trench bipolar-mode FET," *IEEE Trans. Electron Devices*, vol. 60, pp. 1404-1411, Feb. 2013, 10.1109/TED.2013.2244603.
- [37] F. G. Della Corte, F. Pezzimenti, S. Bellone, and R. Nipoti, "Numerical simulations of a 4H-SiC BMFET power transistor with normally-off characteristics," *Mater. Science Forum*, vol. 679-680, pp. 621-624, Jan. 2011, 10.4028/www.scientific.net/MSF.679-680.621.
- [38] F. Pezzimenti, and F. G. Della Corte, "Design and modeling of a novel 4H-SiC normally-off BMFET transistor for power applications", in Proc. *Mediterranean Electrotechnical Conference - MELECON*, 2010, pp. 1129-1134, 10.1109/MELCON.2010.5476362.
- [39] M. L. Megherbi, F. Pezzimenti, L. Dehimi, S. Rao, and F. G. Della Corte, "Analysis of different forward current – voltage behaviours of Al implanted 4H-SiC vertical p–i– n diodes," *Solid State Electron.*, vol. 109, pp. 12–16, July 2015, 10.1016/j.sse.2015.03.001.
- [40] F. Pezzimenti, L. F. Albanese, S. Bellone, and F. G. Della Corte, "Analytical model for the forward current of Al implanted 4H-SiC p-i-n diodes in a wide range of temperatures," in Proc. IEEE Int. Conf.

*Bipolar/BiCMOS Circuits and Technology Meeting*, 2009, pp. 214-217, 10.1109/BIPOL.2009.5314147.

- [41] S. Rao, G. Pangallo, F. Pezzimenti, and F. G. Della Corte, "High-Performance Temperature Sensor Based on 4H-SiC Schottky Diodes," *IEEE Electron Device Letters*, vol 36, no. 7, pp. 720-722, May 2015, 10.1109/LED.2015.2436213.
- [42] J. C. Cheng, and B. Y. Tsui, "Reduction of Specific Contact Resistance on n-Type Implanted 4H-SiC Through Argon Inductively Coupled Plasma Treatment and Post-Metal Deposition Annealing," *IEEE Electron Device Letters*, vol. 38, pp. 1700-1703, Oct. 2017, 10.1109/LED.2017.2760884.
- [43] R. Nipoti, F. Moscatelli, A. Scorzoni, A. Poggi, G. C. Cardinali, M. Lazar, C. Raynaud, D. Planson, M. L. Locatelli, and J. P. Chante, "Contact resistivity of Al/Ti ohmic contacts on p-type ion implanted 4Hand 6H-SiC," in Proc. *Materials Research Society Symposium*, 2002, vol. 742, pp. 303-308, 10.1557/PROC-742-K6.2.
- [44] G. D. Licciardo, S. Bellone, and L. Di Benedetto, "Analytical model of the forward operation of 4H-SiC vertical DMOSFET in the safe operating temperature range," *IEEE Trans. Power Electron.*, vol. 30, pp. 5800-5809, Dec. 2014, 10.1109/TPEL.2014.2376778.
- [45] R. J. E. Hueting, E. A. Hijzen, A. Heringa, A. W. Ludikhuize, and M. A. A. Zandt, "Gate-drain charge analysis for switching in power trench MOSFETs," *IEEE Trans. Electron Devices*, vol. 51, no. 8, pp. 1323-1330, July 2004, 10.1109/TED.2004.832096.
- [46] Infineon model BSZ150N10LS3 (100V), [Online]. Available: https://www.infineon.com/cms/en/product/power/mosfet/20v-300v-nchannel-power-mosfet/80v-100v-n-channel-powermosfet/bsz150n10ls3-g
- [47] Infineon model IPB072N15N3 G (150V), [Online]. Available: https://www.infineon.com/cms/en/product/power/mosfet/20v-300v-nchannel-power-mosfet/120v-300v-n-channel-powermosfet/ipb072n15n3-g/
- [48] Infineon model IPP60R099C7 (600V), [Online]. Available: https://www.infineon.com/dgdl/Infineon-IPP60R099C7-DS-v02\_00-EN.pdf?fileId=5546d4624cb7f111014d481216877004.
- [49] F. Udrea, G. Deboy, and T. Fujihira, "Superjunction power devices, history, development, and future prospects," *IEEE Trans. Electron Devices*, vol. 64, no. 3, pp. 713-727, Feb. 2017, 10.1109/TED.2017.2658344.
- [50] T. Shibata, Y. Noda, S. Yamauchi, S. Nogami, T. Yamaoka, Y. Hattori, and H. Yamaguchi, "200V trench filling type super junction MOSFET with orthogonal gate structure," in Proc. 19th Int. Symp. Power Semiconductor Device ICs, 2007, pp. 37-40, 10.1109/ISPSD.2007.4294926.
- [51] Y. Weber, F. Morancho, J-M. Reynes, and E. Stefanov, "A new optimized 200V low on-resistance power FLYMOSFET," in Proc. 20th Int. Symp. Power Semiconductor Device ICs, 2008, pp. 149-152, 10.1109/ISPSD.2008.4538920.
- [52] S. Yamauchi, T. Shibata, S. Nogami, T. Yamaoka, Y. Hattori, and H. Yamaguchi, "200V super junction MOSFET fabricated by high aspect ratio trench filling," in Proc. 18th Int. Symp. Power Semiconductor Device ICs, 2006, pp. 1–4, 10.1109/ISPSD.2006.1666072.
- [53] J. Wei, M. Zhang, H. Jiang, C. H. Cheng, and K. J. Chen, "Low ON-Resistance SiC Trench/Planar MOSFET With Reduced OFF-State Oxide Field and Low Gate Charges," *IEEE Electron Device Letters*, vol. 37, no. 11, pp. 1458-1461, Sept. 2016, 10.1109/LED.2016.2609599.

This is the post-print of the following article: IEEE Transactions on Electron Devices, n. 65, pp. 3352-3360, 2018.

Article has been published in final form at: https://ieeexplore.ieee.org/document/8402231

DOI: 10.1109/TED.2018.2848664

© 20xx IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.